# Nonvolatile Multilevel Memory and Boolean Logic Gates Based on a Single Ni/[Pb(Mg<sub>1/3</sub>Nb<sub>2/3</sub>)O<sub>3</sub>]<sub>0.7</sub>[PbTiO<sub>3</sub>]<sub>0.3</sub>/Ni Heterostructure

Jianxin Shen, Dashan Shang,<sup>\*</sup> Yisheng Chai, Yue Wang, Junzhuang Cong, Shipeng Shen, Liqin Yan, Wenhong Wang, and Young Sun<sup>†</sup>

Beijing National Laboratory for Condensed Matter Physics, Institute of Physics,

Chinese Academy of Sciences, Beijing 100190, People's Republic of China

(Received 8 September 2016; revised manuscript received 1 December 2016; published 30 December 2016)

Memtranstor that correlates charge and magnetic flux via nonlinear magnetoelectric effects has a great potential in developing next-generation nonvolatile devices. In addition to multilevel nonvolatile memory, we demonstrate here that nonvolatile logic gates such as NOR and NAND can be implemented in a single memtranstor made of the Ni/PMN-PT/Ni heterostructure. After applying two sequent voltage pulses  $(X_1, X_2)$  as the logic inputs on the memtranstor, the output magnetoelectric voltage can be positive high (logic 1), positive low (logic 0), or negative (logic 0), depending on the levels of  $X_1$  and  $X_2$ . The underlying physical mechanism is related to the complete or partial reversal of ferroelectric polarization controlled by inputting selective voltage pulses, which determines the magnitude and sign of the magnetoelectric voltage coefficient. The combined functions of both memory and logic could enable the memtranstor as a promising candidate for future computing systems beyond von Neumann architecture.

DOI: 10.1103/PhysRevApplied.6.064028

## I. INTRODUCTION

In electric circuit theory, the three well-known fundamental elements (resistor, capacitor, and inductor) are defined from the linear relationship between two of the four basic circuit variables (charge q, current i, voltage v, and magnetic flux  $\varphi$ ), as schematically illustrated in Fig. 1(a). The fourth fundamental linear element that is defined directly from the q- $\varphi$  relationship has been under debate for many years [1–4]. As Mathur noted and we demonstrate explicitly, the fourth element can be realized by employing the magnetoelectric (ME) effects [2,4,5], i.e., magnetic field control of electric polarization (P) and electric field control of magnetization (M) [6–9], because a direct relationship between q and  $\varphi$  is built up in a simple two-terminal passive device via the ME coupling, as illustrated in Fig. 1(b). The fourth fundamental element based on the ME effects is termed transtor. Corresponding to the linear elements, there are four nonlinear memelements [10], namely, memristor, memcapacitor, meminductor, and memtranstor. These memelements provide a great potential to broaden electric circuit functionality for next-generation electronic devices. For instance, the memristor is attracting tremendous interest because of its substantial technological applications [11–18]. Similarly, the memtranstor also has great promise in the development of advanced electronic devices.

The memtranstor is characterized by nonlinear hysteresis loops shown in Figs. 1(c) and 1(d). Either the butterflyshaped or the pinched hysteresis loops, depending on the magnitude of external stimulus, provide the basis of a concept of nonvolatile memory. The principle is to utilize the different states of transtance  $T = dq/d\varphi$ , or equivalently, the ME voltage coefficient  $\alpha_E = dE/dH$ , varying from positive to negative [Fig. 1(c)] or high to low [Fig. 1(d)], to store binary information. In our recent works [19,20], both two-level and multilevel nonvolatile memory devices have been demonstrated based on the PMN-PT/Terfenol-*D* memtranstor. In this work, we show that the functionality of the memtranstor can be further exploited to implement nonvolatile logic gates.

#### **II. EXPERIMENTS**

The memtranstor used in this study is made of the Ni/0.7Pb(Mg<sub>1/3</sub>Nb<sub>2/3</sub>)O<sub>3</sub>-0.3PbTiO<sub>3</sub> (PMN-PT)/Ni heterostructure with in-plane M and out-of-plane P, as illustrated in Fig. 2(a). In this kind of multiferroic heterostructure, the ME coupling is mainly due to the interfacial strain between magnetic and ferroelectric layers. Therefore, materials with large magnetoelastic and piezoelectric effects are preferred to make the ME devices. Here, we use PMN-PT as the ferroelectric layer because of its large piezoelectric coefficient. Although its magnetostrictive coefficient is relatively lower than typical magnetostrictive alloys such as Terfenol-D or metglass, we select the simple metal Ni in this study because it is cheap and easy to fabricate-qualities which are in favor of commercial applications. As high-quality PMN-PT films are not available to us, we use single crystals of PMN-PT (110) with a thickness of 200  $\mu$ m instead. The multiferroic heterostructure is prepared by magneton sputtering two Ni layers

shangdashan@iphy.ac.cn

voungsun@iphy.ac.cn



FIG. 1. The Principle of the memtranstor. (a) The full diagram of fundamental circuit elements. The four linear elements (resistor, capacitor, inductor, and transtor) are defined by the linear relationships between two of four basic variables (v, v)i, q,  $\varphi$ ), respectively. The four memelements (memristor, memcapacitor, meminductor, and memtranstor) are defined by the nonlinear relationships between two variables, respectively. (b) The typical structure of a memtranstor. The q- $\varphi$  relationship is realized via the ME coupling between magnetization (M) and polarization (P). (c),(d) The characteristics of memtranstors. Either butterfly-shaped or pinched hysteresis loops can be observed, depending on the magnitude of external stimulus. The different states of transtance,  $T = dq/d\varphi$ , or equivalently, the ME voltage coefficient  $\alpha_E = dE/dH$ , ranging from positive to negative and high to low, are used to implement both nonvolatile memory and logic functions.

on the surfaces of the PMN-PT (110) crystal. In this way, the top and bottom Ni layers act as not only the magnetic components of the memtranstor but also the electrodes. Each Ni layer is 1  $\mu$ m in thickness.

A conventional dynamic technique is employed to measure the ME voltage coefficient ( $\alpha_E$ ). A Keithley



6221 ac source is used to supply an ac current to a solenoid to generate a small ac magnetic field  $h_{ac}$  at a frequency of 10 kHz. In response, a synchronized 10-kHz ac ME voltage,  $V_{ac} = x + yi$ , across the electrodes is measured by a lock-in amplifier (Stanford Research SR830). The ME voltage coefficient  $\alpha_E$  is calculated by  $\alpha_E = x/(h_{ac}t)$ ,

> FIG. 2. Multilevel nonvolatile memory based on the Ni/PMN-PT/Ni memtranstor. (a) The structure of the device and the measurement configuration. Two layers of Ni are deposited on the surfaces of the PMN-PT(110) single crystal. The electric field is applied vertically to switch the ferroelectric domains and the magnetic field is applied in plane to control magnetic domains. (b) The ME voltage coefficient  $\alpha_E$  as a function of dc magnetic field with the PMN-PT layer prepoled to  $+P_s$  and  $-P_s$ , respectively. The states of  $\alpha_E$  depend on the relative orientation between magnetic and ferroelectric domains. The large hysteresis with a high remnant  $\alpha_E$  at zero dc bias is beneficial for practical applications. (c) Repeatable multilevel switch of  $\alpha_E$ by applying selective voltage pulses (-80, 100, 58, and 52 V), in the zero-dc-bias magnetic field. After each voltage pulse (10 ms)  $\alpha_F$  is measured for 100 s.

where *t* is the thickness of the ferroelectric layer (200  $\mu$ m). To switch or prepole the electric polarization of PMN-PT, a Keithley 6517B electrometer is used to apply voltage pulse across the electrodes. The device is loaded in an Oxford TeslatronPT superconducting magnet system to apply the dc-bias magnetic field ( $H_{dc}$ ). All the measurements are performed at room temperature.

#### **III. RESULTS AND DISCUSSION**

Figure 2(b) shows the ME voltage coefficient  $\alpha_E$  of the Ni/PMN-PT/Ni memtranstor as a function of in-plane dc magnetic field. Before measuring  $\alpha_E$ , the memtranstor is prepoled to set the direction of saturation polarization  $P_s$  pointing upward or downward. The magnitude and sign of  $\alpha_E$  depend on the relative orientation between magnetic and ferroelectric domains: when the direction of  $P_s$  is fixed,  $\alpha_E$  can be controlled by reversing magnetic domains with inplane magnetic field; when the magnetic domains remain unchanged, the states of  $\alpha_E$  can be controlled by fully or partially reversing ferroelectric domains with vertical electric fields. The latter case is employed to implement both nonvolatile memory and logic functions.

Compared with that of the PMN-PT/Terfenol-D memtranstor [19],  $\alpha_E$  of the Ni/PMN-PT/Ni memtranstor exhibits a broader hysteresis loop and a higher remanence at zero bias field. These features are favorable for practical applications because no dc-bias magnetic field is required. As seen in Fig. 2(c), the states of  $\alpha_E$  can be well controlled by applying selective voltage pulses (-80, 100, 58, and52 V) to fully or partially reverse ferroelectric domains. Consequently, four clearly separated states of  $\alpha_E$  ranging from positive to negative are obtained repeatedly for many cycles, demonstrating a multilevel nonvolatile memory based on the Ni/PMN-PT/Ni memtranstor. As we discussed in our previous papers [19,20], the nonvolatile memory based on the memtranstors retains all the advantages of ferroelectric memory (simple structure, fast speed, low power consumption), but overcomes the drawback of the destructive reading of P. In contrast, the readout of  $\alpha_E$ (or simply the ME voltage) is nondestructive and highly efficient in a parallel mode.

Furthermore, the memtranstor also provides the opportunity to build up novel computing systems beyond classical von Neumann architecture. In the past decade, many efforts have been devoted to developing future computing systems with logic-in-memory architecture where memory and logic gates are tightly integrated. Various nonvolatile devices including memristors, magnetic tunneling junctions, phase-change memories, *etc.*, have been employed to implement nonvolatile logic functions [21–27]. In the following, we propose and demonstrate that the memtranstor also has the potential to implement nonvolatile logic gates.

Figures 3(a)-3(c) illustrate how to implement the NOR logic function using a single memtranstor. NOR is a

universal Boolean logic function of two binary inputs, where the output is always logic 0, except for the inputs being both logic 0, in which case the output is logic 1. The logic operation is accomplished by three stages: initialization, computation, and readout. First, the initializing operation prepares the memtranstor in the positive high  $\alpha_E$  state. Then, the computing stage consists of inputting a sequence of two voltage pulses  $X_1$  and  $X_2$ , carrying the input logic signals. The input voltage pulses with high and low magnitude are defined as logic 1 and logic 0, respectively. Last, the computation is read out by applying a small magnetic field to generate the output voltage via the ME effect,  $\alpha_E = (dE/dH) = (1/t)(dV/dH)$ , where t is the thickness of the ferroelectric layer.

As shown in Fig. 3(c), the experimental results obtained on the Ni/PMN-PT/Ni memtranstor confirm the NOR logic function. For  $X_1$  and  $X_2$  being both low, no change occurs in the memtranstor because the low inputs (10 V) do not alter the ferroelectric domains. Thus,  $\alpha_E$  remains positive high, i.e., the output ME voltage is positive high. When either  $X_1$  or  $X_2$  are high, the majority of ferroelectric domains are reversed by the high input (100 V) so that  $\alpha_E$ becomes negative. When both  $X_1$  and  $X_2$  are high, the ferroelectric domains are nearly fully reversed and  $\alpha_E$ becomes negative high. In this case, we can define the positive and negative output ME voltage as logic 1 and logic 0, respectively, and the computations fulfill the truth table of the NOR logic [Fig. 3(b)].

Alternatively, the NOR logic can be implemented by another mode with lower input voltages. As shown in Fig. 4, after initialization, when both  $X_1$  and  $X_2$  are low (10 V), the output ME voltage remains positive high because no change occurs in the memtranstor. When one of  $X_1$  and  $X_2$  is high (60 V), a large proportion of ferroelectric domains are reversed so that  $\alpha_E$  is reduced from positive high to positive low. When both  $X_1$  and  $X_2$ are high (60 V), the majority of ferroelectric domains are reversed and  $\alpha_E$  becomes negative. In this scenario, the high output ME voltage is defined as logic 1, and the low or negative output ME voltage is defined as logic 0.

In addition, we demonstrate the NAND logic function based on a single memtranstor. NAND is another universal Boolean logic function of two binary inputs, where the output is always logic 1, except for the inputs being both logic 1, in which case the output is logic 0. The principle and experimental results are shown in Fig. 5. After initialization, two sequent voltage pulses  $X_1$  and  $X_2$  are inputted into the device to do the computation. The low input (10 V) is set as logic 0 and the high input (58 V) as logic 1. The output positive ME voltage is set as logic 1 and negative as logic 0. Inputting low voltage does not alter the ferroelectric domains so that the output ME voltage remains positive high (logic 1). Inputting a single 58 V partially reverses the ferroelectric domains so that the output ME voltage reduces but still retains positive voltage (logic 1). Only after

0

0

10 V

1

1

Time

NS S

V (S

22

V (V

0

0

80

0 80

0

80



FIG. 3. Nonvolatile NOR logic based on a single memtranstor-the first mode. (a) The schematic of the device structure and operations. After initialization, two sequent voltage pulses  $X_1$  and  $X_2$  are inputted into the device to do the computation. The low input (10 V) is set as logic 0 and the high input (100 V) as logic 1. The result is read out by applying a small in-plane magnetic field  $(\Delta H)$  to generate the output voltage via the ME effect. (b) The truth table of NOR operation. (c) Experimental results obtained on the Ni/PMN-PT/Ni memtranstor demonstrating the NOR operation. The output positive ME voltage is set as logic 1 and negative as logic 0. Inputting logic 0 does not alter the ferroelectric domains so that the output ME voltage remains positive high. Inputting logic 1 fully reverses the ferroelectric domains so that the output ME voltage becomes negative.



1

0

0

0

Time

0.18

0.21

-1.97

 $V(\mu V)$ 

V (µV)

V (µV)

0

10

0

10

0

ν (μ/) 0

-10

0

60 V

1

10 ms

0

1



FIG. 5. Nonvolatile NAND logic based on a single memtranstor. (a) The schematic of the device structure and logic operations. After initialization, two sequent voltage pulses  $X_1$  and  $X_2$  are inputted into the device to do the computation. The low input (10 V) is set as logic 0 and the high input (58 V) as logic 1. (b) The truth table of NAND operation. (c) Experimental results obtained on the Ni/PMN-PT/Ni memtranstor demonstrating the NAND operation. The output positive ME voltage is set as logic 1 and negative as logic 0. Inputting logic 0 does not alter the ferroelectric domains so that the output ME voltage remains positive high. Inputting a single logic 1 partially reverses the ferroelectric domains so that the output ME voltage reduces but still retains positive voltage. Only after inputting two logic 1s, the majority of ferroelectric domains are reversed so that the output ME voltage becomes negative.

inputting two high voltages (58 V), the majority of ferroelectric domains are reversed so that the output ME voltage becomes negative (logic 0). In this way, the computations fulfill the true table of the NAND logic [Fig. 5(b)].

The above experimental results successfully demonstrate that nonvolatile logic gates such as NOR and NAND can be implemented by using a single memtranstor. As NOR and NAND are universal logic gates, other logic functions can be realized based on them. Compared with conventional CMOS logic gates, the logic operations in the memtranstors are quite different. First, the memtranstor-based logic gates are nonvolatile, whereas the CMOS logic gates are volatile. Nonvolatile behavior could greatly suppress the static power dissipation, which is a key concern in CMOS logic due to the subthreshold leakage of transistors. The second difference is the sequential operation in the memtranstor logic, instead of the usually parallel operation in CMOS where one or more inputs are applied to a logic gate within the same clock pulse. Sequential operation is also adopted in several memristorbased logic devices [17,23,24,26,27]. Though sequential operation may take a longer time to complete a single logic operation, on the other hand, it is balanced by a significant reduction of occupied area, namely, a single memtranstor as opposed to two or more CMOS transistors. Just like the memristors that could enable memory and computing integrated on the same chip to reduce interconnect delays due to the transfer of data from the memory circuit to the logic circuit, the memtranstor employing the nonlinear ME

effects opens another promising way toward the logic-inmemory computing system. It is worthy to note that there have been diverse proposals of logic gates based on the ME effects [28–30], where the logic functions are usually based on the resistance state controlled by external fields. We employ the states of the ME coefficient (or transtance) to do logic and memory. This strategy is more efficient in reducing power consumption because the resistor is more energy dissipating than the highly insulating transtor.

#### **IV. CONCLUSIONS**

The memtranstor that directly correlates charge and magnetic flux via the nonlinear ME effects is considered as the fourth memelement in addition to memristor, memcapacitor, and meminductor. It provides another promising candidate for developing nonvolatile devices. In this work, both multilevel nonvolatile memory and nonvolatile logic gates have been successfully demonstrated based on a single memtranstor made of the Ni/PMN-PT/Ni heterostructure. The combined functions of both memory and logic could enable the memtranstor as elements for computing systems beyond von Neumann architecture.

In practical applications, high-quality ferroelectric films are required to make the sandwich structure in order to miniaturize the device, reduce the operation voltage, as well as release the clamping effect of substrates. Moreover, to optimize the ME coefficient in the heterostructure, the thickness of magnetic layers should be comparable with that of the ferroelectric layer. To improve the speed of reading, a pulse magnetic field instead of ac magnetic field could be applied through an independent coil. Meanwhile, all the memory and logic cells can share a single read coil [19,20], called parallel reading or output. In the future, the potential of the memtranstor employing the nonlinear ME effects in generating advanced electronic devices deserves an extensive study.

### ACKNOWLEDGMENTS

This work was supported by the National Key Research Program of China (Grant No. 2016YFA0300701), the National Natural Science Foundation of China (Grants No. 11227405, No. 11534015, No. 51371192, and No. 51671213), and the Chinese Academy of Sciences (Grants No. XDB07030200 and No. KJZD-EW-M05).

- L. O. Chua, Memristor—The missing circuit element, IEEE Trans. Circuit Theory 18, 507 (1971).
- [2] N. D. Mathur, The fourth circuit element, Nature (London) 455, E13 (2008).
- [3] S. Vongehr and X. Meng, The missing memristor has not been found, Sci. Rep. 5, 11657 (2015).
- [4] D.-S. Shang, Y.-S. Chai, Z.-X. Cao, J. Lu, and Y. Sun, Toward the complete relational graph of fundamental circuit elements, Chin. Phys. B 24, 068402 (2015).
- [5] S. Shen, D. Shang, Y. Chai, and Y. Sun, Realization of a flux-driven memtranstor at room temperature, Chin. Phys. B 25, 027703 (2016).
- [6] M. Fiebig, Revival of the magnetoelectric effect, J. Phys. D 38, R123 (2005).
- [7] W. Eerenstein, N. D. Mathur, and J. F. Scott, Multiferroic and magnetoelectric materials, Nature (London) 442, 759 (2006).
- [8] C.-W. Nan, M. I. Bichurin, B. S.-Peterburgskaya, S. Dong, D. Viehland, and G. Srinivasan, Multiferroic magnetoelectric composites: Historical perspective, status, and future directions, J. Appl. Phys. **103**, 031101 (2008).
- [9] S. Dong, J.-M. Liu, S.-W. Cheong, and Z. Ren, Multiferroic materials and magnetoelectric physics: Symmetry, entanglement, excitation, and topology, Adv. Phys. 64, 519 (2015).
- [10] M. D. Ventra, Y. V. Pershin, and L. O. Chua, Circuit elements with memory: Memristors, memcapacitors, and meminductors, Proc. IEEE 97, 1717 (2009).
- [11] D. B. Strukov, G. S. Snider, D. R. Stewart, and R. S. Williams, The missing memristor found, Nature (London) 453, 80 (2008).
- [12] J. J. Yang, M. D. Pickett, X. Li, D. A. A. Ohlberg, D. R. Stewart, and R. S. Williams, Memristive switching mechanism for metal/oxide/metal nanodevices, Nat. Nanotechnol. 3, 429 (2008).
- [13] C. D. Wright, Y. Liu, K. I. Kohary, M. M. Aziz, and R. J. Hicken, Arithmetic and biologically-inspired computing using phase-change materials, Adv. Mater. 23, 3408 (2011).

- [14] D. Lencer, M. Salinga, and M. Wuttig, Design rules for phase-change materials in data storage applications, Adv. Mater. 23, 2030 (2011).
- [15] M. J. Lee, C. B. Lee, D. Lee, S. R. Lee, M. Chang, J. H. Hur, Y.-B. Kim, C.-J. Kim, D. H. Seo, S. Seo, U-I. Chung, I.-K. Yoo, and K. Kim, A fast, high-endurance and scalable non-volatile memory device made from asymmetric  $Ta_2O_{5-x}/TaO_{2-x}$  bilayer structures, Nat. Mater. **10**, 625 (2011).
- [16] J. J. Yang, D. B. Strukov, and D. R. Stewart, Memristive devices for computing, Nat. Nanotechnol. 8, 13 (2013).
- [17] M. Cassinerio, N. Ciocchini, and D. Ielmini, Logic computation in phase change materials by threshold and memory switching, Adv. Mater. 25, 5975 (2013).
- [18] I. Valov, E. Linn, S. Tappertzhofen, S. Schmelzer, J. van den Hurk, F. Lentz, and R. Waser, Nanobatteries in redox-based resistive switches require extension of memristor theory, Nat. Commun. 4, 1771 (2013).
- [19] J. Shen, J. Cong, Y. Chai, D. Shang, S. Shen, K. Zhai, Y. Tian, and Y. Sun, Nonvolatile Memory Based on Nonlinear Magnetoelectric Effects, Phys. Rev. Applied 6, 021001 (2016).
- [20] J. Shen, J. Cong, D. Shang, Y. Chai, S. Shen, K. Zhai, and Y. Sun, A multilevel nonvolatile magnetoelectric memory based on memtranstor, Sci. Rep. 6, 34473 (2016).
- [21] J. Wang, H. Meng, and J.-P. Wang, Programmable spintronics logic device based on a magnetic tunnel junction element, J. Appl. Phys. 97, 10D509 (2005).
- [22] A. A. Khajetoorians, J. Wiebe, B. Chilian, and R. Wiesendanger, Realizing all-spin-based logic operations atom by atom, Science 332, 1062 (2011).
- [23] J. Borghetti, G. S. Snider, P. J. Kuekes, J. J. Yang, D. R. Stewart, and R. S. Williams, 'Memristive' switches enable 'stateful' logic operations via material implication, Nature (London) 464, 873 (2010).
- [24] Z. Wang, W. Zhao, W. Kang, Y. Zhang, J.-O. Klein, D. Ravelosona, Y. Zhang, and C. Chappert, Nonvolatile Boolean logic block based on ferroelectric tunnel memristor, IEEE Trans. Magn. 50, 9100604 (2014).
- [25] Y. Li, Y. P. Zhong, Y. F. Deng, Y. X. Zhou, L. Xu, and X. S. Miao, Nonvolatile "AND," "OR," and "NOT" Boolean logic gates based on phase-change memory, J. Appl. Phys. 114, 234503 (2013).
- [26] E. Linn, R Rosezin, S Tappertzhofen, U Böttger, and R. Waser, Beyond von Neumann? Logic operations in passive crossbar arrays alongside memory operations, Nanotechnology 23, 305205 (2012).
- [27] A. Siemon, T. Breuer, N. Aslam, S. Ferch, W. Kim, J. van den Hurk, V. Rana, S. Hoffmann-Eifert, R. Waser, S. Menzel, and E. Linn, Realization of Boolean logic functionality using redox-based memristive devices, Adv. Funct. Mater. 25, 6414 (2015).
- [28] C. Binek and B. Doudin, Magnetoelectronics with magnetoelectrics, J. Phys. Condens. Matter 17, L39 (2005).
- [29] X. Chen, A. Hochstrat, P. Borisov, and W. Kleemann, Magnetoelectric exchange bias systems in spintronics, Appl. Phys. Lett. 89, 202508 (2006).
- [30] Jia-Mian Hu, Zheng Li, Y. H. Lin, and C. W. Nan, A magnetoelectric logic gate, Phys. Status Solidi RRL 4, 106 (2010).