**2D Semiconductors** 



# Graphene-Contacted Ultrashort Channel Monolayer MoS<sub>2</sub> Transistors

Li Xie, Mengzhou Liao, Shuopei Wang, Hua Yu, Luojun Du, Jian Tang, Jing Zhao, Jing Zhang, Peng Chen, Xiaobo Lu, Guole Wang, Guibai Xie, Rong Yang, Dongxia Shi, and Guangyu Zhang\*

2D semiconductors are promising channel materials for field-effect transistors (FETs) with potentially strong immunity to short-channel effects (SCEs). In this paper, a grain boundary widening technique is developed to fabricate graphene electrodes for contacting monolayer  $MoS_2$ . FETs with channel lengths scaling down to  $\approx$ 4 nm can be realized reliably. These graphene-contacted ultrashort channel  $MoS_2$  FETs exhibit superior performances including the nearly Ohmic contacts and excellent immunity to SCEs. This work provides a facile route toward the fabrication of various 2D material-based devices for ultrascaled electronics.

Conventional silicon-based field-effect transistors (FETs) require their channel thickness being less than one-third of their channel lengths for an effective electrostatic control. Reduction of the channel length into a nanometer regime becomes problematic as short-channel effects (SCEs) arise.<sup>[1,2]</sup> One typical SCE is known as the drain-induced barrier lowering (DIBL). Even if the channel thickness can be reduced to a few nanometers, the surface would be too rough to avoid severe surface scattering that reduces carrier mobility significantly.<sup>[3]</sup> Consequently, a potential solution is to find alternative materials such as the recently discovered 2D semiconductor monolayers<sup>[4–16]</sup> that are naturally ultrathin, ultrasmooth, and free of surface dangling bonds.

Monolayer  $MoS_2$  is a typical 2D semiconductor with a direct band gap of  $\approx 2.2$  eV, showing superior electronic and

optoelectronic properties.<sup>[17–19]</sup> Considering its superior immunity to SCEs, it has been predicted that the channel length of a monolayer  $MoS_2$  transistor can be reduced to sub-10 nm.<sup>[20–22]</sup> Indeed, proof-of-concept devices have been demonstrated recently, including the gated carbon nanotube and partially metal-lized  $MoS_2$  transistors. The former uses a carbon nanotube to gate monolayer  $MoS_2$  and 3.9/1 nm effective gating length at the OFF/ON state can be realized.<sup>[23]</sup> No obvious SCEs were observed. The latter uses partially metallized  $MoS_2$  as chan-

nels in which a 7.5 nm half-pitch periodic chain of 2H-MoS<sub>2</sub> channel regions is seamlessly connected to 1T'-MoS<sub>2</sub> contact regions.<sup>[24]</sup> Slight SCEs can be seen. However, both demonstrated device configurations are not standard FETs, i.e., the contact electrodes are away from the channel region.

Standard single-channel short-channel FETs consist of source–drain electrodes directly contacting with the channel. In such devices, fringing effects against the effective gate control originated from the finite thickness of source–drain electrodes could be envisioned as a severe source of SCEs, especially when the thickness of source–drain electrodes is comparable to the channel length.<sup>[25]</sup> In principle, decreasing the contact metal thickness is a straightforward strategy to weaken the fringing effects. Ideally, using just one-atom-thick metals for contacts will approach the physical limit. Here, we demonstrate

| Dr. L. Xie, M. Z. Liao, S. P. Wang, Dr. H. Yu, L. J. Du, J. Tang,<br>Dr. L. Xie, M. Z. Liao, S. P. Wang, Dr. H. Yu, L. J. Du, J. Tang,<br>Dr. P. Chen, Dr. X. B. Lu, Dr. G. L. Wang, Prof. R. Yang,<br>Prof. D. X. Shi, Prof. G. Y. Zhang<br>Beijing National Laboratory for Condensed Matter Physics and<br>Institute of Physics<br>Chinese Academy of Sciences<br>Beijing 100190, China<br>E-mail: gyzhang@iphy.ac.cn<br>Dr. L. Xie, M. Z. Liao, S. P. Wang, Dr. H. Yu, J. Tang, Dr. P. Chen,<br>Dr. X. B. Lu, Dr. G. L. Wang, Prof. R. Yang, Prof. D. X. Shi, Prof. G. Y. Zhang<br>School of Physical Science<br>University of Chinese Academy of Sciences<br>Beijing 100190, China | Dr. J. Zhang<br>Division of Physics and Applied Physics<br>School of Physical and Mathematical Sciences<br>Nanyang Technological University<br>Singapore 637371, Singapore<br>Dr. G. B. Xie<br>National Key Laboratory of Science and Technology on Space Microwave<br>China Academy of Space Technology (Xi'an)<br>Xi'an J10100 China |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Prof. R. Yang, Prof. D. X. Shi, Prof. G. Y. Zhang<br>Beijing Key Laboratory for Nanomaterials and Nanodevices<br>Beijing 100190, China<br>Prof. G. Y. Zhang                                                                                                                                                                            |
| Dr. J. Zhao<br>Beijing Institute of Nanoenergy and Nanosystems<br>Chinese Academy of Sciences<br>National Center for Nanoscience and Technology (NCNST)<br>Beijing 100083, China                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | collaborative Innovation Center of Quantum Matter   osystems Beijing 100190, China   hnology (NCNST) The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/adma.201702522.                                                                                                   |

### DOI: 10.1002/adma.201702522



for the first time the use of one-atom-thick graphene to contact monolayer MoS<sub>2</sub> for the fabrication of FETs with channel lengths as short as ≈4 nm. Graphene contacts are beneficial in terms of not only avoiding the fringing effects but also realizing nearly Ohmic contacts.<sup>[26-30]</sup> For back-gated monolayer MoS<sub>2</sub> transistors employing with 300 nm SiO<sub>2</sub> as dielectric layers, SCEs emerge when the channel lengths are below ≈16 nm and become severe at a channel length of ≈4 nm. However, for top-gated monolayer MoS2 transistors employing with few layer hexagonal boron nitride (h-BN) as dielectric layers, devices exhibit significantly improved immunity to SCEs. The 9 nm top-gated devices show no SCEs with a high ON/OFF ratio of  $4.5 \times 10^7$ , low subthreshold swing (SS) of 93 mV·dec<sup>-1</sup> and a DIBL of 0.425  $V \cdot V^{-1}$ . Top-gated devices of 4 nm show slight SCEs, reflected by the decreased ON/OFF ratio ( $\approx 10^6$ ), increased SS (208 mV  $\cdot$  dec<sup>-1</sup>), and increased DIBL (1.23 V  $\cdot$  V<sup>-1</sup>), but still acceptable for a high performance FET.

One technical challenge for the fabrication of graphene-contacted ultrashort channel  $MoS_2$  transistors is how to fabricate graphene gaps with ultrasmooth edges and ultrashort spacing, e.g., a few nanometers. Apparently, standard lithography such as e-beam lithography (EBL) and etching techniques are not able to produce such small gaps, especially for graphene.<sup>[25,31]</sup> Here, we developed a novel technique to fabricate graphene nanogaps with well-defined gap widths. This technique is lithographic free and uses the 1D grain boundaries (GBs) in monolayer graphene as the active sites for selective hydrogen plasma etching. During etching, GBs are first etched out then widened into nanogaps, as illustrated in **Figure 1**a. Note that, by using appropriate etching temperature and plasma doses, this hydrogen plasma etching does not etch the perfect lattice

within the graphene basal plane.<sup>[32–34]</sup> This lateral etching rate, usually a few nm•min<sup>-1</sup>, is very stable at fixed etching temperatures and plasma doses. Thus, we could solely use the etching time T to tune the gap widths W of graphene in a precisely controlled manner. Figure 1b shows the W-T relationship for two graphene samples on 300 nm SiO2/Si(n++) substrates (#1 with GBs and #2 with an already formed 50 nm gaps fabricated by EBL and oxygen plasma etching). Hydrogen plasma etching was performed at a pressure of ≈0.29 Torr, a radiofrequency reflection power of  $\approx 25$  W, and a substrate temperature of ~250 °C. Both samples show very consistent etching rate  $k \approx 3$  nm min<sup>-1</sup>. Please also see the Supporting Information for more details. Figure 1c/d shows a typical atomic force microscopy (AFM)/scanning electron microscopy (SEM) image of a nanogap in graphene after GB etching for 2.5 min using the above-mentioned etching condition. The assumed W = 7.5 nm and the measured  $W \approx 8$  nm match quite well.

Using the etched graphene nanogaps as electrodes, we thus are able to fabricate ultrashort channel  $MoS_2$  FETs on 300 nm  $SiO_2/Si(n++)$  substrates. The step-by-step fabrication process is illustrated in **Figure 2a**. Mechanically exfoliated monolayer  $MoS_2$  was first transferred over the graphene nanogap; then, EBL and oxygen plasma etching processes were performed to define the device geometry. In the following step, metal leads were wired out for measurements. These back-gated devices can be upgraded into dual-gated configurations by further transferring ultrathin h-BN sheets to cover the channel region and wiring out top-gated electrodes. The dual-gated/backgated device structure is illustrated in Figure 2b/c. Please also see the Supporting Information for more details on device fabrication.



**Figure 1.** Characterization of etched gaps in graphene from grain boundaries by H<sub>2</sub> plasma. a) Schematic of the H<sub>2</sub> plasma etching effect on a graphene GB. b) Time-dependent etched gap widths of two graphene samples (samples #1 with grain boundaries and samples #2 with an already formed 50 nm gaps fabricated by EBL and oxygen plasma etching).  $k_{\#1}$  and  $k_{\#2}$ , extracted as the slopes of the fitting lines, are the H<sub>2</sub> plasma etching rates in graphene samples #1 and #2, respectively. Etching condition: pressure ≈0.29 Torr, RF power ≈25 W, and substrate temperature of ≈250 °C. c) Typical AFM image and d) SEM image of a nanogap in graphene after GB etching for 2.5 min using this etching condition.

SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com

a Graphene nanogap Transfer MoS2 EBL& RIF & Ameding Mos 2nd EBL & Metal deposition 3<sup>st</sup> tel & position Transfer BN Ti/A & Anneoling b C BN Ti/Au • C • S Mo **Top-gated Device Back-gated Device** 

**Figure 2.** Device fabrications. a) Schematic illustration of the fabrication process of graphene-contacted ultrashort channel  $MoS_2$  transistors. b,c) Atomic sectional drawing of a device in top-gated/back-gated geometry.

The quality of MoS<sub>2</sub>/graphene interface can be reflected by optical characterization such as Raman and photoluminescence (PL) spectra. Figure S6 in the Supporting Information shows the Raman and PL spectra of the MoS<sub>2</sub>/graphene sample. As a comparison, bare monolayer MoS<sub>2</sub> gives two typical Raman peaks at ~385.3 cm<sup>-1</sup> (E<sub>2g</sub> mode) and 404.9 cm<sup>-1</sup> (A<sub>1g</sub> mode).<sup>[35]</sup> While in MoS<sub>2</sub>/graphene, 1.4 cm<sup>-1</sup> increment of the E<sub>2g</sub>–A<sub>1g</sub> peak spacing was observed and attributed to the interlayer coupling between two layers. This larger peak spacing and quenched PL intensity also suggest good contact in graphene/MoS<sub>2</sub> heterostructure.<sup>[36,37]</sup>

First, we investigated the performance of the back-gated ultrashort channel FETs (an illustrated device is shown in Figure 3a. The output characteristics of two typical devices with channel lengths of  $\approx 8$  and  $\approx 3.8$  nm are shown in Figure 3b,d, respectively. The linearity of *I*–*V* curves suggests the superiority of graphene contacts in MoS<sub>2</sub> transistors.<sup>[30,38]</sup> The current density at  $V_{\text{DS}} = 100 \text{ mV}$  and  $V_{\text{BG}} = 60 \text{ V}$  of the 8/3.8 nm device is  $8.1/9 \ \mu A \ \mu m^{-1}$ . This small difference suggests that the contact resistances are dominant in the total device resistances. The transfer characteristics of the two devices are shown in Figure 3c,e, exhibiting clear n-type transistor behavior. For the 8 nm device, the ON/OFF ratio is  $\approx 1.5 \times 10^6$ , which is similar to that of long-channel devices reported previously.[39-42] The ON/OFF ratio also changes very little with increased  $V_{DS}$ , indicating a low DIBL. For the 3.8 nm device, the ON/OFF ratio is  $\approx 5 \times 10^5$ , suggesting the emergence of obvious SCEs. Corresponding gate leakage currents are also displayed in Figure S7 in the Supporting Information.

We also tested the current load ability of such short-channel FETs. Figure 3f shows a typical *I*–V curve of a 10 nm device. The maximum current density can approach to 540  $\mu$ A  $\mu$ m<sup>-1</sup> at a bias voltage of 3.5 V before device's break down. This current density is at least two orders of magnitude higher than that of long-channel monolayer MoS<sub>2</sub> transistors with metal contacts under similar bias conditions.<sup>[43]</sup> Please also see Figure S8 in the Supporting Information for more details.

www.advmat.de

In ultrashort channel devices, the contact resistances are prominent. The total resistance *R* of a transistor can be described as  $R = R_{\rm ch} + 2R_{\rm c}$ , where  $R_{\rm ch}$  is the channel resistance and  $2R_{\rm c}$  is the contact resistance.  $2R_{\rm c}$  consists of the graphene/MoS<sub>2</sub> contacts ( $2R_{\rm Gr.MoS2}$ ), graphene electrodes ( $2R_{\rm Gr}$ ), and metal/graphene contacts ( $2R_{\rm Metal-Gr}$ ). In order to obtain the intrinsic field-effect mobility ( $\mu$ ) of the devices, we must exclude these contact resistances by the transfer length method (TLM).<sup>[41,42]</sup> Thus,

$$u = \frac{dI_{\rm DS}}{dV_{\rm BG}} \cdot \frac{L_{\rm ch}}{W} \cdot \frac{1}{V_{\rm DS}} \cdot \frac{R}{R - 2R_{\rm c}} \cdot \frac{1}{C_{\rm i}} \tag{1}$$

where  $L_{\rm ch}$  is the channel length, *W* is the channel width, and  $C_{\rm i} = 1.15 \times 10^{-4} \ {\rm F} \cdot {\rm m}^{-2}$  is the capacitance per unit area of the 300 nm thick SiO<sub>2</sub> gate dielectric.

**Figure 4**a shows a series of devices with different channel lengths ( $L_{ch} = 0.4$ , 0.6, 0.8, 1.0, and 1.2 µm) for TLM measurements. Note that the gaped graphene electrodes in these devices were fabricated by standard lithographic and etching techniques since the gaps are wide enough. The detailed design

SCIENCE NEWS \_\_\_\_\_\_ www.advancedsciencenews.com

ADVANCED MATERIALS



Figure 3. Electronic characterization of graphene-contacted ultrashort channel back-gated monolayer  $MoS_2$ . a) OM image of a typical ultrashort channel back-gated monolayer  $MoS_2$ . b) and d) Typical output curves of 8nm and 3.8 nm  $MoS_2$  FETs at various back-gated voltages, respectively. c) and e) Semi-log plot of transfer characteristics of 8nm and 3.8 nm  $MoS_2$  FETs at various bias voltages, respectively. Insets of c and e are the AFM images of graphene with widened grain boundaries ~ 8nm- and 3.8 nm-wide, respectively. f) The current load ability test curve performed on a 10 nm channel device. The current density rushed into 540  $\mu$ A  $\mu$ m<sup>-1</sup> at  $V_{DS}$  = 3.5 V till the device's broke down.

and fabrication process can be seen in Figure S9 in the Supporting Information. Figure 4b shows the R-L<sub>ch</sub> relationships at four typical V<sub>BG</sub>. For long-channel MoS<sub>2</sub> transistors, devices work in the diffusive regime, in which R can be written as  $R = \rho L_{\rm ch} + 2R_{\rm c}$ , where  $\rho$  is the 2D channel sheet resistance. Hence,  $2R_c$  and  $\rho$  can be extracted as the intercept and slope of the linear fit to R–L\_ch curves. The extracted 2R\_c and  $\rho$  are plotted in Figure 4c. We can see that both  $2R_c$  and  $\rho$  decrease obviously at higher carrier concentrations. At  $V_{BG} = 60$  V,  $R_{c}$ is 4.8 k $\Omega \cdot \mu m$ , with  $R_{Gr} + R_{Metal-Gr}$  about to  $\approx 1 \text{ k}\Omega \cdot \mu m$ . Therefore, we obtain  $R_{Gr-MoS2}$  of  $\approx 3.8 \text{ k}\Omega \cdot \mu\text{m}$ , which agrees well with the previously reported results (Table S1, Supporting Information).<sup>[38,44,45]</sup> By excluding the  $2R_c$ , we plotted the intrinsic transfer curve of the 3.8 nm device at  $V_{\rm DS}$  = 100 mV in linear coordinate (Figure 4d, black dots). The calculated intrinsic field effect mobility is  $\approx 26.7 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  at  $V_{BG} = 60 \text{ V}$ , being close to the previous reported mobilities of long-channel monolayer MoS<sub>2</sub> devices,<sup>[39,40]</sup> and also suggesting such ultrashort channel devices still work in the diffusive regime.

To further investigate the channel length scaling behavior of back-gated  $MoS_2$  FETs, we then measured many devices with different  $L_{ch}$  (Figure S10, Supporting Information). The corresponding ON/OFF ratios, mobilities ( $\mu$ ), SS, and DIBL of these devices are extracted and listed in Figure 4e. We can see that both  $\mu$  and ON/OFF ratios decrease with  $L_{ch}$ , but not in a serious manner. As  $L_{ch}$  shrinks down to 3.8 nm, the OFF current density remained at a value lower than 15 pA  $\mu$ m<sup>-1</sup>, which could satisfy the International Technology Roadmap for Semiconductors (ITRS) low-operating-power 2024 requirements.<sup>[46]</sup>

Despite the ON/OFF ratios, devices' SS and DIBL are another two important characteristics subjected to SCEs. At  $L_{ch} < 16$  nm, both SS and DIBL show obvious increase, suggesting that SCEs start to emerge. The emergence of SCEs is due to the fact that a device's  $L_{ch}$  is comparable to its characteristic length ( $\lambda$ ). We thus calculated  $\lambda$  for these back-gated devices by

$$\lambda = \sqrt{\frac{\varepsilon_{\rm s}}{\varepsilon_{\rm ox}} t_{\rm s} t_{\rm ox}} \tag{2}$$

where  $\varepsilon_s$ ,  $\varepsilon_{ox}$ ,  $t_s$ , and  $t_{ox}$  are semiconductor dielectric constant, gate oxide dielectric constant, semiconductor thickness, and gate oxide thickness, respectively. In the present case,  $\varepsilon_s = 3.3$ ,  $\varepsilon_{ox} = 3.9$ ,  $t_s = 0.6$  nm, and  $t_{ox} = 300$  nm, thus  $\lambda \approx 12.3$  nm, which match with the above results.

One effectiveway to enhance the gating efficiency and meanwhile reduce  $\lambda$  is to employ the thinner gate dielectric layers. We thus fabricated dual-gated devices with <5 nm thick h-BN ( $\varepsilon_{ox} \approx 4$ ) as top-gated dielectrics. An illustrated device is shown in **Figure 5**a. With this top-gated configurations,  $\lambda \approx 1.8$  nm, which is significantly reduced compared with that in back-gated configurations. Figure 5b–d shows the characteristics of two typical devices with  $L_{ch} = 9$  nm (h-BN thickness:  $\approx 4$  nm) and  $L_{ch} = 4$  nm (h-BN thickness:  $\approx 2.5$  nm); and Figure 5e shows statistic data from many devices with different  $L_{ch}$ . We can see that, at  $L_{ch} > 9$  nm, devices are free of SCEs with ON/OFF ratios >4.5 × 10<sup>7</sup>, OFF current density <0.3 pA  $\mu$ m<sup>-1</sup>,  $\mu$  > 30 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, SS < 93 mV·dec<sup>-1</sup>, and DIBL < 0.425 V·V<sup>-1</sup>. At  $L_{ch} = 4$  nm, which is close to the characteristic length, the device's ON/OFF ADVANCED SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com





**Figure 4.** Contact resistance deducting and channel length scaling behavior of back-gated MoS<sub>2</sub> transistors. a) Optical image of the back-gated MoS<sub>2</sub> transistors in TLM geometry. b) Total resistance *R* versus channel length  $L_{ch}$  at various back-gated voltages. Solid lines are the linear fits. c) Contact resistance  $2R_c$  and MoS<sub>2</sub> sheet resistance  $\rho$  extracted from the linear fits at multiple back-gated voltages. d) Original (red dots) and corrected (black dots) transfer curves (@ $V_{DS}$  = 100 mV) of the 3.8 nm device at the range of 30 V <  $V_{BG}$  < 60 V. e) Channel length-dependent ON/OFF ratio, intrinsic field-effect mobilities, subthreshold swing, and drain-induced barrier lowering of back-gated MoS<sub>2</sub> transistors.



**Figure 5.** Electronic characterization of graphene-contacted ultrashort channel top-gated  $MoS_2$  devices and their channel length scaling behavior. a) OM image of a typical ultrashort channel top-gated  $MoS_2$  transistor. Red dashed line marks the location of channel. b) Typical output curves of a 9 nm channel top-gated  $MoS_2$  transistor at various top-gated voltages. c) and d) Semi-log plots of transfer characteristics of the 9nm and 4 nm top-gated  $MoS_2$  transistors at various bias voltages, respectively. Insets of c and d show the AFM image of graphene with widened grain boundaries  $\approx$ 9nm- and 4 nm-wide. e) Channel length-dependent ON/OFF ratio, intrinsic field-effect mobilities, subthreshold swing, and drain-induced barrier lowering of top-gated  $MoS_2$  transistors.



ADVANCED MATERIALS

ratio, OFF current density, SS, and DIBL degrade to  $\approx 2.6 \times 10^6$ , 5 pA  $\mu$ m<sup>-1</sup>, 208 mV·dec<sup>-1</sup>, and 1.03 V·V<sup>-1</sup>, respectively, indicating the presence of slight SCEs but still being acceptable for high performance FETs. Please see more data and analysis in the Supporting Information.

In conclusion, we developed a novel method to fabricate ultrashort channel monolayer  $MoS_2$  FETs contacted by monolayer graphene. The electrical performance of these FETs with channel lengths >4 nm was systematically investigated. We found that devices with channel length above 9 nm show extraordinary immunity to SCEs. For devices with channel lengths below 9 nm, SCEs appear but still being acceptable, as illustrated by a 4 nm ultrashort channel device. This work provides a facile route toward the fabrication of various 2D material-based devices for ultrascaled electronics.

## **Experimental Section**

Graphene Nanogaps Fabrication: Monolayer graphene flakes were mechanically exfoliated by Scotch tape from a bulk graphite (HOPG, grade ZYA, from Materials Quartz, Inc.) onto a 300 nm SiO<sub>2</sub> substrate. The as-exfoliated graphene samples were annealed in gas mixture H<sub>2</sub>/Ar (10 sccm/150 sccm) for 60 min at 450 °C to remove tape residuals and then etched by H<sub>2</sub> plasma in the R-PECVD system at a substrate temperature ≈250 °C, and the H<sub>2</sub> pressure and plasma power were 0.29 Torr and 25 W, respectively. The widths of the etched graphene nanogaps were tuned by etching time. The as-fabricated graphene nanogaps were characterized by AFM (MultiMode IIId, Veeco Instruments) using a tapping mode at room temperature in an ambient atmosphere and SEM (Raith-eline) at an acceleration voltage of ≈3kV and vacuum ≈10<sup>-7</sup> mbar.

Device Fabrication:  $MoS_2/graphene$  heterostuctures were prepared by transferring mechanically exfoliated  $MoS_2$  flakes onto nanogapped graphene through our homemade transfer system. As transferred  $MoS_2/nanogapped$ -graphene heterostuctures were spin coated with a polymethylmethacrylate (PMMA) photoresist followed by EBL (Raitheline) and  $O_2$  plasma etching to define the channel. Then, metal electrode leads were patterned by the second EBL and metal deposition (3 nm Ti and 40 nm Au) in electron beam evaporation. BN flakes used as gate dielectric layers in top-gated devices were mechanically exfoliated from bulk h-BN provided by Prof. Kenji Watanabe and Prof. Takashi Taniguchi in National Institute of Material Sciences (NIMS) in Japan. We transferred ultrathin BN flakes to cover the channel regions of back-gated devices through our homemade transfer system, which results in dual-gated devices.

Device Characterization: The Raman and PL spectra were carried out on a Horiba Jobin Yvon LabRAM HR-Evolution Raman microscope (Paris, France) with an excitation laser wavelength of 532 nm, a laser power of 10 mW, and a laser spot size of ~1  $\mu$ m at room temperature. The electrical characterization was carried out in a close-cycle cryogenic probe station with a base pressure of 10<sup>-7</sup> Torr at room temperature.

# **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

## Acknowledgements

G.Z. conceived and designed the research. L.X. fabricated the devices and performed the measurements. M.L. provided assistance with the transfer technique. S.P.W. provided assistance for top-gated devices

fabricating. J.T. provided exfoliated large-area and ultrathin hexagonal boron nitride samples for the dielectric layers in the top-gated devices. L.X., D.S., and G.Z. prepared the manuscript. All authors discussed the results and commented on the manuscript. G.Z. would like to thank Prof. Kenji Watanabe and Prof. Takashi Taniguchi in the National Institute of Material Sciences (NIMS) in Japan to provide us h-BN flakes. G.Z. acknowledges supports from the National Key R&D program under Grant No. 2016YFA0300904, the National Basic Research Program of China (973 Program, Grant No. 2013CB934500), the National Science Foundation of China (NSFC, Grant No. 61325021), the Key Research Program of Frontier Sciences, CAS (Grant No. QYZDB-SSW-SLH004), and the Strategic Priority Research Program (B), CAS (Grant No. XDB07010100). D.S. acknowledges supports from the National Science Foundation of China (NSFC, Grant No. 51572289). R.Y. acknowledges supports from the National Basic Research Program of China (973 Program, Grant No. 2013CBA01602) and the National Science Foundation of China (NSFC, Grant No. 11574361). G.X. acknowledges supports from the National Key Laboratory of Science and Technology on Space Microwave (No.6142411010101).

## **Conflict of Interest**

The authors declare no conflict of interest.

### Keywords

graphene contacts, MoS<sub>2</sub>, short-channel effects, ultrashort channels

Received: May 5, 2017 Revised: June 25, 2017 Published online: July 28, 2017

- [1] P. A. Packan, Science 1999, 285, 2079.
- [2] M. Lundstrom, Science 2003, 299, 210.
- [3] H. Ko, K. Takei, R. Kapadia, S. Chuang, H. Fang, P. W. Leu, K. Ganapathi, E. Plis, H. S. Kim, S.-Y. Chen, *Nature* **2010**, *468*, 286.
- [4] L. Li, Y. Yu, G. J. Ye, Q. Ge, X. Ou, H. Wu, D. Feng, X. H. Chen, Y. Zhang, Nat. Nanotechnol. 2014, 9, 372.
- [5] M. Buscema, D. J. Groenendijk, S. I. Blanter, G. A. Steele, H. S. van der Zant, A. Castellanos-Gomez, *Nano Lett.* 2014, 14, 3347.
- [6] J. Na, Y. T. Lee, J. A. Lim, D. K. Hwang, G.-T. Kim, W. K. Choi, Y.-W. Song, ACS Nano 2014, 8, 11753.
- [7] A. Ayari, E. Cobas, O. Ogundadegbe, M. S. Fuhrer, J. Appl. Phys. 2007, 101, 14507.
- [8] B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, A. Kis, Nat. Nanotechnol. 2011, 6, 147.
- [9] D. J. Late, B. Liu, H. R. Matte, V. P. Dravid, C. Rao, ACS Nano 2012, 6, 5635.
- [10] S. Das, H.-Y. Chen, A. V. Penumatcha, J. Appenzeller, Nano Lett. 2012, 13, 100.
- [11] B. Chamlagain, Q. Li, N. J. Ghimire, H.-J. Chuang, M. M. Perera, H. Tu, Y. Xu, M. Pan, D. Xaio, J. Yan, ACS Nano 2014, 8, 5079.
- [12] N. R. Pradhan, D. Rhodes, Y. Xin, S. Memaran, L. Bhaskaran, M. Siddiq, S. Hill, P. M. Ajayan, L. Balicas, ACS Nano 2014, 8, 7923.
- [13] N. Huo, S. Yang, Z. Wei, S.-S. Li, J.-B. Xia, J. Li, Sci. Rep. 2014, 4, 5209.
- [14] D. Ovchinnikov, A. Allain, Y.-S. Huang, D. Dumcenco, A. Kis, ACS Nano 2014, 8, 8174.
- [15] P. M. Campbell, A. Tarasov, C. A. Joiner, M.-Y. Tsai, G. Pavlidis, S. Graham, W. J. Ready, E. M. Vogel, *Nanoscale* **2016**, *8*, 2268.
- [16] H. J. Chuang, X. Tan, N. J. Ghimire, M. M. Perera, B. Chamlagain, M. M.-C. Cheng, J. Yan, D. Mandrus, D. Tománek, Z. Zhou, *Nano Lett.* 2014, 14, 3594.

### **ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com



- [17] K. Roy, M. Padmanabhan, S. Goswami, T. P. Sai, G. Ramalingam, S. Raghavan, A. Ghosh, *Nat. Nanotechnol.* **2013**, *8*, 826.
- [18] M. Amani, D.-H. Lien, D. Kiriya, J. Xiao, A. Azcatl, J. Noh, S. R. Madhvapathy, R. Addou, K. Santosh, M. Dubey, *Science* 2015, *350*, 1065.
- [19] W. Wu, L. Wang, Y. Li, F. Zhang, L. Lin, S. Niu, D. Chenet, X. Zhang, Y. Hao, T. F. Heinz, *Nature* **2014**, *514*, 470.
- [20] H. Liu, A. T. Neal, P. D. Ye, ACS Nano 2012, 6, 8563.
- [21] L. Liu, Y. Lu, J. Guo, IEEE Trans. Electron Devices 2013, 60, 4133.
- [22] G. Han, Y. Yoon, presented at 14th IEEE International Conference on Nanotechnology, Toronto, ON, Canada, August 2014.
- [23] S. B. Desai, S. R. Madhvapathy, A. B. Sachid, J. P. Llinas, Q. Wang, G. H. Ahn, G. Pitner, M. J. Kim, J. Bokor, C. Hu, *Science* **2016**, *354*, 99.
- [24] A. Nourbakhsh, A. Zubair, R. N. Sajjad, A. Tavakkoli KG, W. Chen, S. Fang, X. Ling, J. Kong, M. S. Dresselhaus, E. Kaxiras, *Nano Lett.* 2016, 16, 7798.
- [25] C. Qiu, Z. Zhang, M. Xiao, Y. Yang, D. Zhong, L.-M. Peng, Science 2017, 355, 271.
- [26] Y. Cao, S. Dong, S. Liu, L. He, L. Gan, X. Yu, M. L. Steigerwald, X. Wu, Z. Liu, X. Guo, Angew. Chem., Int. Ed. 2012, 51, 12228.
- [27] Y. Cao, Z. Wei, S. Liu, L. Gan, X. Guo, W. Xu, M. L. Steigerwald, Z. Liu, D. Zhu, Angew. Chem. 2010, 122, 6463.
- [28] Y. Cao, S. Liu, Q. Shen, K. Yan, P. Li, J. Xu, D. Yu, M. L. Steigerwald, C. Nuckolls, Z. Liu, Adv. Funct. Mater. 2009, 19, 2743.
- [29] Y. Liu, J. Guo, Y.-C. Wu, E. Zhu, N. O. Weiss, Q. He, H. Wu, H.-C. Cheng, Y. Xu, I. Shakir, *Nano Lett.* **2016**, *16*, 6337.
- [30] Y. Liu, H. Wu, H.-C. Cheng, S. Yang, E. Zhu, Q. He, M. Ding, D. Li, J. Guo, N. O. Weiss, *Nano Lett.* **2015**, *15*, 3030.
- [31] C. Jia, A. Migliore, N. Xin, S. Huang, J. Wang, Q. Yang, S. Wang, H. Chen, D. Wang, B. Feng, *Science* **2016**, *352*, 1443.
- [32] R. Yang, L. Zhang, Y. Wang, Z. Shi, D. Shi, H. Gao, E. Wang, G. Zhang, Adv. Mater. 2010, 22, 4014.

- [33] Z. Shi, R. Yang, L. Zhang, Y. Wang, D. Liu, D. Shi, E. Wang, G. Zhang, Adv. Mater. 2011, 23, 3061.
- [34] G. Wang, S. Wu, T. Zhang, P. Chen, X. Lu, S. Wang, D. Wang, K. Watanabe, T. Taniguchi, D. Shi, *Appl. Phys. Lett.* **2016**, *109*, 053101.
- [35] H. Li, Q. Zhang, C. C. R. Yap, B. K. Tay, T. H. T. Edwin, A. Olivier, D. Baillargeat, Adv. Funct. Mater. 2012, 22, 1385.
- [36] L. Yu, Y.-H. Lee, X. Ling, E. J. Santos, Y. C. Shin, Y. Lin, M. Dubey, E. Kaxiras, J. Kong, H. Wang, *Nano Lett.* **2014**, *14*, 3055.
- [37] C. Lee, H. Yan, L. E. Brus, T. F. Heinz, J. Hone, S. Ryu, ACS Nano 2010, 4, 2695.
- [38] M. Zhao, Y. Ye, Y. Han, Y. Xia, H. Zhu, S. Wang, Y. Wang, D. A. Muller, X. Zhang, Nat. Nanotechnol. 2016, 11, 954.
- [39] H. Yu, Z. Yang, L. Du, J. Zhang, J. Shi, W. Chen, P. Chen, M. Liao, J. Zhao, J. Meng, *Small* **2017**, *13*, 1603005.
- [40] J. Zhao, H. Yu, W. Chen, R. Yang, J. Zhu, M. Liao, D. Shi, G. Zhang, ACS Appl. Mater. Interfaces 2016, 8, 16546.
- [41] A. D. Franklin, M. Luisier, S.-J. Han, G. Tulevski, C. M. Breslin, L. Gignac, M. S. Lundstrom, W. Haensch, *Nano Lett.* 2012, 12, 758.
- [42] J. Miao, S. Zhang, L. Cai, M. Scherr, C. Wang, ACS Nano 2015, 9, 9236.
- [43] B. Liu, L. Chen, G. Liu, A. N. Abbas, M. Fathi, C. Zhou, ACS Nano 2014, 8, 5304.
- [44] X. Cui, G.-H. Lee, Y. D. Kim, G. Arefe, P. Y. Huang, C.-H. Lee, D. A. Chenet, X. Zhang, L. Wang, F. Ye, *Nat. Nanotechnol.* **2015**, *10*, 534.
- [45] Y. Du, L. Yang, J. Zhang, H. Liu, K. Majumdar, P. D. Kirsch, D. Y. Peide, IEEE Electron Device Lett. 2014, 35, 599.
- [46] X.-W. Jiang, J.-W. Luo, S.-S. Li, L.-W. Wang, presented at 2015 IEEE International Electron Devices Meeting (IEDM), Washington D.C., USA, December 2015.